### **TFETs for Reduced Power Consumption**



#### Lars-Erik Wernersson

Electrical- and Information Technologies/ Solid State Physics Lund University, Sweden

- MOSFET fundamental limit of 60 mV/dec.
- TFETs device implementation
- Noise performance



#### Lund Circuit Design Workshop, Lund, Sweden



#### How to overcome the 60 mV/dec. limit?



Introduce a bandpass filter!

A gated pn-junction!

Allows a reduction in drive voltage!

Koswata et al TED 56, 456 (2009)



#### The advantage is at moderate drive currents



The pn-junction blocks the current and hence a lower I<sub>on</sub> is achieved

Still advantages for moderate drive currents



Koswata et al TED 56, 456 (2009)



## **Heterostructure design**

Use a NW to achieve good electrostatic control

Adjust the band gap to increase the tunnel probability and hence the drive current

Koswata et al IEDM 2009



## Method

• MOVPE – AIX200/4, 3x2" or 4" wafer

Nano Electronics

G

aSb

InAs

- 40 nm Au aerosols on InAs(111)B substrates
- GaSb nanowire growth previously calibrated\*
  - $[\mathsf{TMGa}] = 9.10^{-6} \rightarrow 5.10^{-5}, \text{ V/III} = 1 \rightarrow 3$
  - 550°C pregrowth annealing
  - 450°C for InAs, 470°C for GaSb
  - 13 l/min H<sub>2</sub> during cool-down

\*Jeppsson et al. J. Cryst. Growth, 2008



# **Optimized structure**





- 25 nm graded GalnAs barrier
- 5-10% Indium in GaSb
- 1-2nm InSb shell on InAs
  →Sb-As exchange

Mattias Borg ICMOVPE-XV, Lake Tahoe, 2010 2010-05-27

## **Transistor devices**



- Indications of band-to-band tunneling
  - Negative  $V_q$  opens up transport window at low bias
  - Strong gate dependence in forward bias
- Current saturation imply: impurity mediated transport





# **Low-Frequency Noise Measurements**

**Cross-section DC-characteristics** 

#### 1/f-noise



#### How to Reduce the Capacitances



Intrinsic gate capacitance may be low due to quantum capacitance

Gate capacitance is reduced by screening of field in row geometry

External parasitics need to be considered



Lind et al IEEE TNano 2010

## **The Team**

Epitaxial Growth Mattias Borg Sepideh Gorji

Device Physics Claes Thelander Bahram Ganjipour



Applications Erik Lind Henrik Sjöland Peter Nilsson Piero Andreani Anil Dey Karl-Magnus Persson Sophia Johansson Martin Berg Kristofer Johansson



Thanks SSF, VINNOVA, and VR for financial support!